El artículo ha sido añadido

This text describes a conceptual framework for analyzing the performance of PLL frequency synthesizers, and presents optimization procedures for the different performance aspects. It contains basic information and in-depth knowledge,widely illustrated with practical design examples used in industrial products. INDICE: Foreword. Preface. List of Acronyms. List of Symbols. 1. Introduction. 2. Tuning System Specifications. 3. Single-Loop Architectures. 4. Wide-Band Architectures. 5. Adaptive PLL Architecture. 6. Programmable Dividers. 7. Conclusions. A. PLL Stability Limits Due to the Discrete-Time PFD/CP Operation.B. Clock-Conversion PLLs for Optical Transmitters. About the Author. Index.
- ISBN: 978-1-4419-5293-6
- Editorial: Springer
- Encuadernacion: Rústica
- Fecha Publicación: 14/03/2012
- Nº Volúmenes: 1
- Idioma: Inglés